8086 Architecture



**EU** executes instructions that have already been fetched by the BIU.

BIU and EU functions separately.

BIU fetches instructions, reads data from memory and I/O ports, writes data to memory and I/O ports.

### **Bus Interface Unit (BIU)**



# **Bus Interface Unit (BIU)**





- 8086's 1-megabyte memory is divided into segments of up to 64K bytes each.
- The 8086 can directly address four segments (256 K bytes within the 1 M byte of memory) at a particular time.
- Programs obtain access to code and data in the segments by changing the segment register content to point to the desired segments.

### **Bus Interface Unit (BIU)**

# Segment Registers

### **Code Segment Register**

- 16-bit
- CS contains the base or start of the current code segment; IP (Instruction pointer) contains the distance or offset from this address to the next instruction byte to be fetched.
- BIU computes the 20-bit physical address by logically shifting the contents of CS 4-bits to the left and then adding the 16-bit contents of IP.
- That is, all instructions of a program are relative to the contents of the CS register multiplied by 16 and then offset is added provided by the IP.



### **Bus Interface Unit (BIU)**

# Segment Registers

### **Data Segment Register**

- 16-bit
- Points to the current data segment; operands for most instructions are fetched from this segment.
- The 16-bit contents of the Source Index (SI) or Destination Index (DI) or a 16-bit displacement are used as offset for computing the 20-bit physical address.



**Bus Interface Unit (BIU)** 

# Segment Registers

- Stack Segment Register
- 16-bit
- Points to the current stack.
- The 20-bit physical stack address is calculated from the Stack Segment (SS) and the Stack Pointer (SP) for stack instructions such as PUSH and POP.
- In <u>based addressing mode</u>, the 20-bit physical stack address is calculated from the Stack segment (SS) and the Base Pointer (BP).



# **Bus Interface Unit (BIU)**

# **Segment Registers**

### **Extra Segment Register**

- 16-bit
- Points to the extra segment in which data (in excess of 64K pointed to by the DS) is stored.
- String instructions use the ES and DI to determine the 20-bit physical address for the destination.



### **Bus Interface Unit (BIU)**

# Segment Registers

### **Instruction Pointer**

- 16-bit
- Always points to the next instruction to be executed within the currently executing code segment.
- So, this register contains the 16-bit offset address pointing to the next instruction code within the 64Kb of the code segment area.
- Its content is automatically incremented as the execution of the next instruction takes place.



### **Bus Interface Unit (BIU)**



EU decodes and executes instructions.

A decoder in the EU control system translates instructions.

16-bit **ALU** for performing arithmetic and logic operation

Four general purpose registers(AX, BX, CX, DX);

**Pointer registers (Stack** Pointer, Base Pointer);

and

**Index registers (Source Index**, **Destination Index**) each of 16-bits



DX can be used as DH and DL

### **Execution Unit (EU)**

# EU Registers

- Accumulator Register (AX)
- Consists of two 8-bit registers AL and AH, which can be combined together and used as a 16-bit register AX.
- AL in this case contains the low order byte of the word, and AH contains the highorder byte.
- The I/O instructions use the AX or AL for inputting / outputting 16 or 8 bit data to or from an I/O port.
- Multiplication and Division instructions also use the AX or AL.









### **Execution Unit (EU)**

# EU Registers

### **Base Register (BX)**

- Consists of two 8-bit registers BL and BH, which can be combined together and used as a 16-bit register BX.
- BL in this case contains the low-order byte of the word, and BH contains the highorder byte.
- This is the only general purpose register whose contents can be used for addressing the 8086 memory.
- All memory references utilizing this register content for addressing use DS as the default segment register.



### **Execution Unit (EU)**

# EU Registers

### **Counter Register (CX)**

- Consists of two 8-bit registers CL and CH, which can be combined together and used as a 16-bit register CX.
- When combined, CL register contains the low order byte of the word, and CH contains the high-order byte.
- Instructions such as SHIFT, ROTATE and LOOP use the contents of CX as a counter.



#### **Example:**

0

The instruction LOOP START automatically decrements CX by 1 without affecting flags and will check if [CX] = 0.

If it is zero, 8086 executes the next instruction; otherwise the 8086 branches to the label START.

### **Execution Unit (EU)**

# EU Registers

# **Data Register (DX)**

- Consists of two 8-bit registers DL and DH, which can be combined together and used as a 16-bit register DX.
- When combined, DL register contains the low order byte of the word, and DH contains the high-order byte.
- Used to hold the high 16-bit result (data) in 16 X 16 multiplication or the high 16-bit dividend (data) before a 32  $\div$  16 division and the 16-bit reminder after division.



### **Execution Unit (EU)**

# EU Registers

# **Stack Pointer (SP) and Base Pointer (BP)**

- SP and BP are used to access data in the stack segment.
- SP is used as an offset from the current SS during execution of instructions that involve the stack segment in the external memory.
- SP contents are automatically updated (incremented/ decremented) due to execution of a POP or PUSH instruction.
- BP contains an offset address in the current SS, which is used by instructions utilizing the based addressing mode.







IP

**Execution Unit (EU)** 

# EU Registers

Source Index (SI) and Destination Index (DI)

- Used in indexed addressing.
- Instructions that process data strings use the SI and DI registers together with DS and ES respectively in order to distinguish between the source and destination addresses.



### **Execution Unit (EU)**

0

CF

### Flag Register

#### Sign Flag

This flag is set, when the result of any computation is negative

#### Zero Flag

This flag is set, if the result of the computation or comparison performed by an instruction is zero

12

11

OF

10

DF

IF

#### **Auxiliary Carry Flag**

This is set, if there is a carry from the lowest nibble, i.e, bit three during addition, or borrow for the lowest nibble, i.e, bit three, during subtraction.

SF

TF

6

ZF

#### **Parity Flag**

This flag is set to 1, if the lower byte of the result contains even number of 1's; for odd number of 1's set to zero.

2

PF

3

AF

#### **Carry Flag**

This flag is set, when there is a carry out of MSB in case of addition or a borrow in case of subtraction.

#### **Over flow Flag**

15 14 13

This flag is set, if an overflow occurs, i.e, if the result of a signed operation is large enough to accommodate in a destination register. The result is of more than 7-bits in size in case of 8-bit signed operation and more than 15-bits in size in case of 16-bit sign operations, then the overflow will be set.

#### **Direction Flag**

This is used by string manipulation instructions. If this flag bit is '0', the string is processed beginning from the lowest address to the highest address, i.e., auto incrementing mode. Otherwise, the string is processed from the highest address towards the lowest address, i.e., auto incrementing mode.

#### Trap Flag

If this flag is set, the processor enters the single step execution mode by generating internal interrupts after the execution of each instruction

#### Interrupt Flag

Causes the 8086 to recognize external mask interrupts; clearing IF disables these interrupts.

# **Registers and Special Functions**

| Register | Name of the Register | Special Function                                                                                  |
|----------|----------------------|---------------------------------------------------------------------------------------------------|
| АХ       | 16-bit Accumulator   | Stores the 16-bit results of arithmetic and logic operations                                      |
| AL       | 8-bit Accumulator    | Stores the 8-bit results of arithmetic and logic operations                                       |
| ВХ       | Base register        | Used to hold base value in base addressing mode to access memory data                             |
| СХ       | Count Register       | Used to hold the count value in SHIFT, ROTATE and LOOP instructions                               |
| DX       | Data Register        | Used to hold data for multiplication and division operations                                      |
| SP       | Stack Pointer        | Used to hold the offset address of top stack memory                                               |
| ВР       | Base Pointer         | Used to hold the base value in base addressing using SS register to access data from stack memory |
| SI       | Source Index         | Used to hold index value of source operand (data) for string instructions                         |
| DI       | Data Index           | Used to hold the index value of destination operand (data) for string operations                  |